

### CSARCH Lecture Series: Control Unit and Microprogramming

Sensei RL Uy
College of Computer Studies
De La Salle University
Manila, Philippines





## Copyright Notice

This lecture contains copyrighted materials and is use solely for instructional purposes only, and not for redistribution.

Do not edit, alter, transform, republish or distribute the contents without obtaining express written permission from the author.

#### Overview

#### Reflect on the following question:

 Have you ever wondered how a CISC-based instruction is executed inside the processor?

```
int main()
{
    int var, var1, var2;
    var = 25;
    var1 = -25;
    var2 = var + var1;
}
```



#### Overview

- This sub-module introduces the concept of control unit using microprogramming
- The objectives are as follows:
  - ✓ Describe the Von Neumann Architecture
  - ✓ Describe the single-bus architecture of the CPU
  - ✓ Use the microprogram technique to list down the sequence of control signals to execute an instruction

## The Processing Unit

- The processing unit or processor is the subsystem of the Von Neumann architecture that executes program instructions
- The processing unit is often called Central Processing Unit (CPU). But the term "central" is not as appropriate in the present as it was before since today's computers include several processing units. The term "processor" can be use instead.



#### Von Neumann Architecture

- Store Program Architecture program & data are stored in the main memory and not in the CPU
- Instructions in the main memory are Fetched, Decoded and Executed sequentially (or at least it appears to be)

## Address/Data/Control Bus

- CPU communicates externally via a bus
- Bus set of parallel wires or lines
- Three types of bus
  - Address
  - Data
  - Control



#### Address Bus



- Address Bus used to select the desired memory or I/O devices by providing a unique address that corresponds to one of the memory or I/O devices
- It is uni-directional (from CPU to external)
- If a CPU has x address bus, it means that it could access up to  $2^x$  possible address locations
  - If a processor has 64-bit address bus, it can access up to 2<sup>64</sup> or 16 EiB memory locations
  - The actual available memory are usually less than 2<sup>x</sup> memory locations

#### Data Bus



- Data Bus used to transfer data to and from the memory or I/O devices
- It is bi-directional
- If a CPU has y data bus, it means that it could transfer data y bit at a time
  - If a processor has 64-bit data bus, it can transfer 64 bits of data at one time

#### Control Bus



- Control Bus used to carry control signals to the memory or I/O devices
- Example: read signal, write signal, interrupt signal

#### Bus Clock

- Common bus clock is used to coordinate activities in a system bus.
- The time interval from one clock pulse to the next is called a bus cycle.
- Bus cycle time is the inverse of the bus clock rate.

#### **Bus Clock**

• Example: if the bus clock rate is 400MHz, the bus cycle time is therefore:

Bus cycle time = 
$$\frac{1}{bus \, clock \, rate}$$
  
Bus cycle time =  $\frac{1}{400,000,000Hz}$   
Bus cycle time = 2.5x10<sup>-9</sup> seconds  
= 2.5 nanoseconds

#### Bus capacity or Data Transfer Rate

- Bus capacity is also known as data transfer rate
- Bus capacity = data transfer unit \* clock rate
- For **example**, what is the bus capacity of a parallel bus with 64-bit data lines and a 400MHz clock rate

Bus capacity = data transfer unit \* clock rate

- = 64 bits \* 400,000,000hz
- = 8 bytes\*400,000,000hz
- = 3,200,000,000 bytes per second or 3.2Gbytes/sec



- The Program Counter
   (PC) stores the
   address of the next
   instruction to execute.
- The Instruction
   Register (IR) stores the
   instruction currently
   being executed.
- The Control Unit (CU)
   generates the control
   signals needed to
   direct the operation of
   the different
   components of the
   CPU.



- The Memory
   Address Register
   (MAR) holds the
   address of the
   memory location to
   be accessed.
- The Memory Data Register (MDR) holds the data to be stored or retrieved from memory.



- CPU registers *RO* to *R*(*n*-1) are "general-purpose" registers for data storage. In x86, these are EAX, EBX, ECX, EDX, etc. while for RISC these are x1, x2, etc.
- TEMP register is transparent to the programmer and used by the processor for temporary storage during execution of some instruction



- The Arithmetic and Logic Unit (ALU) performs specified operations on the data.
- The Y register is used to hold a second operand for binary ALU operations.
- The Z register is used to hold the result of an ALU operation.



 The multiplexer MUX selects either the output of register Y or a constant value 4 as input A of the ALU. The constant 4 is used to increment the contents of the program counter.

# Gating Considerations & Signals (register)



 Data flow within the CPU is controlled by gating signals.

- Bus access requires that only one component may output to the bus at any instant. It is possible to have more than one "listeners" to the bus.
- Gating signals shall be identified using the register name with subscripts denoting the direction of data flow.
  - An "in" subscript indicates that the input data will be copied onto the register.
  - An "out" subscript indicates that the content of the register will be copied onto the bus.

# Gating Considerations & Signals (ALU)



- Data flow within the CPU is controlled by gating signals.
  - Bus access requires that only one component may output to the bus at any instant. It is possible to have more than one "listeners" to the bus.
- The content of Y and the bus are always visible to the ALU.
- The output of the ALU is gated to the Z register.
- Two possible values of the MUX Select control is Select4 and SelectY for selecting constant 4 or register Y respectively

## Gating Considerations & Signals (IR and CU)



- Data flow within the CPU is controlled by gating signals.
  - Bus access requires that only one component may output to the bus at any instant. It is possible to have more than one "listeners" to the bus.
- The content of IR is always visible to the control unit
- In some instances, data is included in the instruction passed to the IR. This data is either used as actual data for an operation or an address for a memory access. Hence, the instruction decoder has two output lines, IR\_address\_field\_out (IRAF\_out) and IR\_data\_field\_out (IRDF\_out).

### Basic Operations

- All CPU instructions, with few exceptions, can be decomposed into a combination of 4 basic operations.
  - Register Transfer
  - ALU Operation
  - Memory Fetch
  - Memory Store

## Register Transfer

- This involves the copying of data from one register (*source*) to another register (*destination*).
- In terms of gating signals, this operation is performed via
  - source<sub>out</sub>, destination<sub>in</sub>
- where the source outputs the data onto the bus while the destination reads the bus.

## Register Transfer

Example: MOV EAX, EBX

• EBX<sub>out</sub>, EAX<sub>in</sub>



- This involves operation of the ALU on data.
- For a binary operation, one operand needs to be placed on the Y register first, *i.e.*,
  - source1<sub>out</sub>, Y<sub>in</sub>
  - source2<sub>out</sub>, Select Y, ALU\_command, Z<sub>in</sub>
  - Z<sub>out</sub>, destination<sub>in</sub>

#### Example: ADD EAX, EBX

- EAX<sub>out</sub>, Y<sub>in</sub>
- EBX<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- Z<sub>out</sub>, EAX<sub>in</sub>



- For a unary operation (i.e. INC EAX), this involves a source writing data onto the bus, the ALU being informed of what operation to perform, and the Z register copying the output, i.e.,
  - source<sub>out</sub>, set carry-in, ALU\_command, Z<sub>in</sub>
  - Z<sub>out</sub>, destination<sub>in</sub>

Example: INC EAX

- EAX<sub>out</sub>, Set carry-in, ADD, Z<sub>in</sub>
- Z<sub>out</sub>, EAX<sub>in</sub>



### Memory Fetch

- This operation requires data to be read from the memory.
- This is performed by placing the memory address into the MAR, sending a Read control signal to the memory device, and getting the data from the MDR.
- When using an asynchronous memory device, the memory device indicates that the data is available on the MDR by sending a Memory Function Complete (MFC) signal to the CPU.

## Memory Fetch

- Hence, in terms of gating signals, a memory fetch is performed as follows:
  - address\_source<sub>out</sub>, MAR<sub>in</sub>, Read, Wait for MFC (WMFC)
  - MDR<sub>out</sub>, destination<sub>in</sub>
- Note that during a WMFC, the CPU resumes execution only after MFC arrives.

## Memory Fetch

Example: MOV EAX, [EBX]

- EBX<sub>out</sub>, MAR<sub>in</sub>, READ, WMFC
- MDR<sub>out</sub>, EAX<sub>in</sub>



### Memory Store

- This operation requires data to be written in memory.
- This is performed by placing the memory address into the MAR, the data into the MDR, sending a Write signal to the memory device, and waiting for completion, *i.e.*,
  - address\_source<sub>out</sub>, MAR<sub>in</sub>
  - data\_source<sub>out</sub>, MDR<sub>in</sub>, Write, WMFC

### Memory Store

- Note that WMFC is not necessarily on the same line. Arrival of the MFC indicates that both the MAR and MDR may already be changed. Hence, the WMFC may be placed at a later line if neither the MAR nor the MDR are require at that time
- Moreover, placing of information in the MDR may precede that of the MAR.

## Memory Store

Example: MOV [EAX], EBX

- EBX<sub>out</sub>, MDR<sub>in</sub>
- EAX<sub>out</sub>, MAR<sub>in</sub>, WRITE, WMFC



#### Instruction Execution

- Instruction execution is performed in two steps or phases
  - Fetch Phase
  - Execution Phase
- The decode operation is performed asynchronously by the Instruction Decoder once the instruction is copied into the IR.

#### Fetch Phase

- All instructions have the same fetch phase:
  - The instruction to be executed is taken from the memory location "pointed" to by the PC.
  - The content of the PC is incremented.

#### Fetch Phase

- The first step requires a memory fetch.
  - PC<sub>out</sub>, MAR<sub>in</sub>, Read, WMFC
  - MDR<sub>out</sub>, IR<sub>in</sub>

- The second step requires an increment operation. This is performed by adding the content of Y register with the bus
  - PC<sub>out</sub>, Select4, Add, Z<sub>in</sub>
  - Z<sub>out</sub>, PC<sub>in</sub>

#### Fetch Phase

- From these, it can be noted that:
  - The first lines of both steps place the content of the PC onto the bus and perform independent operations. Hence, these can be combined into one line.
  - The second lines are independent of each other and may be interchanged.

#### The optimal control sequence would then be:

- 1. PC<sub>out</sub>, MAR<sub>in</sub>, Read, Select4, Add, Z<sub>in</sub>
- 2. Z<sub>out</sub>, PC<sub>in</sub>, WMFC
- 3. MDR<sub>out</sub>, IR<sub>in</sub>

#### **Execute Phase**

The execution phase is dependent on the instruction being executed

### Microprogramming

- Once an instruction is fetched, it is decoded and translated into control signals
- The process of decoding and translation an instruction into control signals is known as microprogramming
- All control signals in each clock cycle (as shown in the previous line as line numbers) are "activated" at the same time
- There can only be one "out" control signal but can be multiple "in" control signals

### Microprogramming

- Each instruction control sequence is terminated by an End signal.
   This causes the CU to start the fetch phase of the next instruction.
- For the purposes of this course, addition & subtraction is defined as follows:
  - Addition is via bus + Y (+ Carry-in)
  - Subtraction is via bus Y (– Carry-in)

#### Register Addressing mode

Example: MOV EAX, EBX

- 1. PC<sub>out</sub>, MAR<sub>in</sub>, Read, Select4, Add, Z<sub>in</sub>
- 2. Z<sub>out</sub>, PC<sub>in</sub>, WMFC
- 3. MDR<sub>out</sub>, IR<sub>in</sub>
- 4. EBX<sub>out</sub>, EAX<sub>in</sub>, END

Immediate Addressing mode

Example: MOV EAX, 0x12345678

4. IRDF<sub>out</sub>, EAX<sub>in</sub>, END

Memory Addressing mode (displacement or absolute)

Example: MOV EAX, [ALPHA]

- 4. IRAF<sub>out</sub>, MAR<sub>in</sub>, READ, WMFC
- 5. MDR<sub>out</sub>, EAX<sub>in</sub>, END

Memory Addressing mode (base or register indirect)

Example: MOV EAX, [ESI]

- 4. ESI<sub>out</sub>, MAR<sub>in</sub>, READ, WMFC
- 5. MDR<sub>out</sub>, EAX<sub>in</sub>, END

Memory Addressing mode (base+displacement)

Example: MOV EAX, [ALPHA+ESI]

- 4. ESI<sub>out</sub>, Yin
- 5. IRAF<sub>out</sub>, SelectY, ADD, Zin
- 6. Z<sub>out</sub>, MAR<sub>in</sub>, READ, WMFC
- 7. MDR<sub>out</sub>, EAX<sub>in</sub>, END

Memory Addressing mode (base+index+displacement)

Example: MOV EAX, [ALPHA+ESI+EBX]

- 4. EBX<sub>out</sub>, Y<sub>in</sub>
- 5. ESI<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 6.  $Z_{out}$ ,  $Y_{in}$
- 7. IRAF<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 8. Z<sub>out</sub>, MAR<sub>in</sub>, READ, WMFC
- 9. MDR<sub>out</sub>, EAX<sub>in</sub>, END

Memory Addressing mode (index\*scale+displacement)

Example: MOV EAX, [ALPHA+ESI\*4]

- 4. ESI<sub>out</sub>, Select4, MUL, Z<sub>in</sub>
- 5.  $Z_{out}$ ,  $Y_{in}$
- 6. IRAF<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 7. Z<sub>out</sub>, MAR<sub>in</sub>, READ, WMFC
- 8. MDR<sub>out</sub>, EAX<sub>in</sub>, END

Memory Addressing mode (base+(index\*scale)+displacement) Example: MOV EAX, [ALPHA+EBX+ESI\*4]

- 4. ESI<sub>out</sub>, Select4, MUL, Z<sub>in</sub>
- 5.  $Z_{out}$ ,  $Y_{in}$
- 6. EBX<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 7.  $Z_{out}$ ,  $Y_{in}$
- 8. IRAF<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 9. Z<sub>out</sub>, MAR<sub>in</sub>, READ, WMFC
- 10. MDR<sub>out</sub>, EAX<sub>in</sub>, END

## More Example (x86)

#### ADD EAX, [ALPHA+ESI]

- 4. ESI<sub>out</sub>, Y<sub>in</sub>
- 5. IRAF<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 6. Z<sub>out</sub>, MAR<sub>in</sub>, READ, WMFC
- 7. MDR<sub>out</sub>, Y<sub>in</sub>
- 8. EAX<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 9. Z<sub>out</sub>, EAX<sub>in</sub>, END

## More Example (x86)

#### IMUL dword [ESI]

- 4. ESI<sub>out</sub>, MAR<sub>in</sub>, READ, WMFC
- 5. MDR<sub>out</sub>, Y<sub>in</sub>
- 6. EAX<sub>out</sub>, SelectY, MUL, Z<sub>in</sub>
- 7.  $Z_{out}$ ,  $EAX_{in}$ ,  $EDX_{in}$ , END



Write the microprogram of the given instruction: LEA EAX, [ALPHA+ESI\*4]

- Branching refers to the changing of the sequence of execution by changing the content of the PC.
- Branching can either be:
  - Absolute: new content of PC is given explicitly
  - Relative: new content of PC is obtained by adding an offset to the current content

**Absolute Branch** 

Example:

JMP L1; assume L1 contains the address

4. IRAF<sub>out</sub>, PC<sub>in</sub>, END

Relative Branch

#### Example:

JMP L1; assume L1 contains the offset

- 4. IRDF<sub>out</sub>, Y<sub>in</sub>
- 5. PC<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 6. Z<sub>out</sub>, PC<sub>in</sub>, END

#### Branching can also be:

- Unconditional: PC is always changed
- Conditional: PC is changed if a certain condition is satisfied. Conditions are based on the status flags (i.e., ZF, CF, OF, PF, SF)

**Unconditional Branch (x86)** 

Example:

JMP L1

- 4. IRDF<sub>out</sub>, Y<sub>in</sub>
- 5. PC<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 6. Z<sub>out</sub>, PC<sub>in</sub>, END

Conditional Branch (x86)

Example: JC L1

- 4. If (CF==0) then END IRDF<sub>out</sub>, Y<sub>in</sub>
- 5. PC<sub>out</sub>, SelectY, ADD, Z<sub>in</sub>
- 6. Z<sub>out</sub>, PC<sub>in</sub>, END

#### To recall ...

- What have we learned:
  - ✓ Describe the Von Neumann Architecture
  - ✓ Describe the single-bus architecture of the CPU
  - ✓ Use the microprogram technique to list down the sequence of control signals to execute an instruction